

# **Technical Note**

### **LVTTL Derating for Slew Rate Violations**

#### Introduction

SDRAM timings are tested and guaranteed under certain slew rates. However, specified timings are no longer valid when these slew rates fall below specification. If slew rates are slower than expected and fall below the minimum specification on the clock, command, and data signals, setup and hold time margins can vary significantly. This technical note describes the proper setup and hold time derating when the slew rate during transition time violates specification.

### **Setup Time**

Setup time for the SDRAM command bus (<sup>t</sup>CMS) includes signals CS#, RAS#, CAS#, WE#, and DQM. Setup time for the SDRAM data bus <sup>t</sup>DS includes signals DQ[3:0] (x4), DQ[7:0] (x8), and DQ[15:0] (x16).

Under ideal conditions, in which both the clock (CLK) and data/command signal transition times meet specification (slew rate  $\geq 1 \text{V/ns}$ ), setup time is measured from the midpoint (1.4V) of the rising or falling command/data signal to the midpoint (1.4V) of the rising clock (CLK) edge, as shown in Figure 1. In this example, the shaded areas represent the guaranteed low time (area below 1.4V and above CLK) and time high (area below CLK and above 1.4V). To simplify the depiction of both the command and data buses, the symbol <sup>t</sup>SETUP will be used to represent both command setup (<sup>t</sup>CMS) and data setup (<sup>t</sup>DS) in this example.

Figure 1: Clock and Commands/Data Transition Times Meet Specification

Clock and commands/data transition times meet specification





#### **Hold Time**

The hold time for the SDRAM command bus (<sup>t</sup>CH) includes signals CS#, RAS#, CAS#, WE#, and DQM. Hold time for the SDRAM data bus (<sup>t</sup>DH) includes signals DQ[3:0] (x4), DQ[7:0] (x8), and DQ[15:0] (x16).

If clock (CLK), data, and command signal transition times meet specification (slew rate  $\geq$  1V/ns), <sup>t</sup>HOLD is measured from the midpoint (1.4V) of the rising clock (CLK) edge to the midpoint (1.4V) of the rising or falling command/data signal, as shown in Figure 1 on page 1. To simplify the depiction of both the command and data buses in this example, the symbol <sup>t</sup>HOLD will be used to represent both command hold (<sup>t</sup>CMH) and data hold (<sup>t</sup>DH).

#### **CLK Violates Slew Rate**

The first example occurs when the clock (CLK) transition time falls below specification (slew rate < 1V/ns), but both command and data transition times meet specification, as seen in Figure 2.

For setup, since the rise time of CLK is slower than expected, <sup>t</sup>SETUP must be calculated from the midpoint (1.4V) of rising or falling command/data signal to the  $V_{IL,max}$  (0.8V) of the rising CLK signal . It is important to note that  $V_{IL,max}$  (0.8V) is used to calculate <sup>t</sup>SETUP, not  $V_{IH\ min}$  (2.0V).

Although  $V_{IH,min}$  is the guaranteed latch point for a high state, it is possible for DRAM to latch anytime after  $V_{IL,max}$  (0.8V). To guard against the possibility that the DRAM has not identified a CLK high transition,  $V_{IL,max}$  (0.8V) must be used to calculate <sup>t</sup>SETUP. In Figure 2, the shaded region between  $V_{IL,max}$  and CLK identifies the only guaranteed low area. This situation requires that the memory controller compensate by setting up command and data values earlier in order to maintain a minimum <sup>t</sup>SETUP condition.

For hold,  ${}^{t}HOLD$  must be calculated from the  $V_{IH,min}$  (2.0V) of the rising CLK signal to the midpoint (1.4V) of rising or falling command/data signal .

Note the shaded area between CLK and  $V_{IH,min}$  in Figure 2, which shows the only guaranteed high time, which is why  $V_{IH,min}$  (2.0V) is used to calculate <sup>t</sup>HOLD.

This situation causes the command/data signal to be pushed out longer in order to maintain the minimum <sup>t</sup>HOLD specification.

Figure 2: Commands/Data Transition Times Meet Specification, Clock Transition Time Violates Slew Rate





#### **Command/Data Violates Slew Rate**

The second example occurs when the clock (CLK) transition time meets specification, but the command/data transition time falls below specification (slew rate < 1V/ns), as seen in Figure 3.

For a rising edge of command/data,  $^tSETUP$  must be calculated from the  $V_{IH,min}$  (2.0V) of command/data signal to the midpoint (1.4V) of the rising CLK edge (see Figure 3). For a rising edge of command/data,  $^tHOLD$  is calculated from the midpoint (1.4V) of the rising CLK signal to the  $V_{IL,max}$  (0.8) of the command/data signal.

A falling edge of command/data requires <sup>t</sup>SETUP to be measured from the  $V_{IL,max}$  (0.8V) of command/data signal to the midpoint (1.4V) of the rising CLK edge. For a falling edge of command/data, <sup>t</sup>HOLD is measured from the midpoint (1.4V) of the rising CLK signal to the  $V_{IH,min}$  (2.0V) of the command/data signal.

Both rising and falling edge command/data situations require that the memory controller place the command/data values on the bus earlier in order to guarantee the minimum <sup>t</sup>SETUP specification. The memory controller must also hold command/data signals longer in order to maintain the minimum <sup>t</sup>HOLD specification.

Figure 3: Clock Transition Time Meets Specification, Commands/Data Transition Times Violate Slew Rate

Clock transition time meets specification

V<sub>IH,min</sub> Midpoint V<sub>IL,max</sub> CLK

V<sub>IH,min</sub> Midpoint V<sub>IL,max</sub> CLK

V<sub>IH,min</sub> Midpoint Command/Data

V<sub>IH,min</sub> Thold

Command/Data



#### **CLK and Command/Data Violate Slew Rates**

The third example occurs when both the clock (CLK) and command/data signal transition times fall below specification, as seen in Figure 4.

For a rising edge of command/data,  $^tSETUP$  is calculated from the  $V_{IH,min}$  (2.0V) of command/data to the  $V_{IL,max}$  (0.8V) of the rising CLK edge. For a falling edge of command/data,  $^tHOLD$  is calculated from the  $V_{IH,min}$  (2.0V) of the rising CLK edge to the  $V_{IH,min}$  (2.0V) of the command/data signal.

For a falling edge of command/data,  $^t$ SETUP is calculated from the  $V_{IL,max}$  (0.8V) of command/data to the  $V_{IL,max}$  (0.8V) of the rising CLK edge. For a rising edge of command/data, the  $^t$ HOLD is calculated from the  $V_{IH,min}$  (2.0V) of the rising CLK edge to the  $V_{IL,max}$  (0.8V) of the rising command/data signal.

Both rising and falling edge command/data situations require that the memory controller place the command/data values on the bus earlier in order to guarantee the minimum <sup>t</sup>SETUP specification. The memory controller must also hold command/data signals longer in order to maintain the minimum <sup>t</sup>HOLD specification.

Figure 4: Commands/Data Transition and Clock Times Violate Slew Rate

V<sub>II,min</sub> Midpoint V<sub>IL,max</sub> CLK

V<sub>IH,min</sub> Midpoint Command/Data

V<sub>IL,max</sub> Command/Data

V<sub>II,max</sub> Command/Data

Clock transition time violates slew rate commands/data transition times violate slew rate



#### <sup>t</sup>SETUP EXAMPLE

The example given in Figure 5 uses a Micron MT48LC16M8A2TG-75, PC133, CL = 3 SDRAM to show a scenario in which the clock transition time meets specification, but the command/data transition times exceed specification.

For the following examples, midpoint is represented by MP:

- Clock cycle time: <sup>t</sup>CK (CLK) =7.5ns, slew rate = 1.0V/ns
- Input high voltage (MIN), Logic 1: V<sub>IH.min</sub> = 2.0V
- Input low voltage (MAX), Logic 0:  $V_{IL,max} = 0.8V$
- Setup time ( ${}^{t}SETUP$ ): ( ${}^{t}CMS$ ) (MIN) = 1.5ns
- Hold time (<sup>t</sup>HOLD): <sup>t</sup>CMH (MIN) = 0.8ns

For this example, the command/data signals shown in Figure 5 have a slew rate = 0.8V/ns, which falls below the minimum specification of 1.0V/ns.

If the DRAM controller is using the midpoint (1.4V) as a timing reference point for the command/data signal, with a slew rate of 0.8 V/ns,  $^{\text{t}} \text{SETUP}_{\text{MP}}$  for the DRAM controller is calculated as follows:

$$^{t}$$
SETUP(MIN) + ( $V_{IH,min}$ - midpoint)/slew rate  
 $^{t}$ SETUP<sub>MP</sub> = 1.5ns + (2.0V - 1.4V)/0.8V/ns  
 $^{t}$ SETUP<sub>MP</sub> = 2.25ns

RESULT: In order to guarantee a minimum setup time of 1.5ns, the DRAM controller needs to start driving command/data signal so that the signal must cross the midpoint 2.25ns prior to the rising CLK reaching 1.4V.

Figure 5: Clock Transition Time Meets Specification, Commands/Data Transition Times Violate Slew Rate

Clock transition time meets specification commands/data transition times violate slew rate





#### <sup>t</sup>HOLD EXAMPLE

The <sup>t</sup>HOLD example in Figure 6 uses the same parameters as the <sup>t</sup>SETUP example in Figure 5—a Micron MT48LC16M8A2TG-75, PC133, CL = 3 SDRAM to show a scenario in which the clock transition time meets specification, but the command/data transition times fall below specification.

For the following examples, midpoint is represented by MP:

- Clock cycle time: <sup>t</sup>CK (CLK) = 7.5ns, slew rate = 1.0V/ns
- Input high voltage (MIN), Logic 1: V<sub>IH,min</sub> = 2.0V
- Input low voltage (MAX), Logic 0: V<sub>IL.max</sub> = 0.8V
- Setup time ( ${}^{t}SETUP$ ): ( ${}^{t}CMS$ ) (MIN) = 1.5ns
- Hold time (<sup>t</sup>HOLD): <sup>t</sup>CMH (MIN) = 0.8ns

For this example, the command/data signals shown in Figure 6 have a slew rate = 0.8V/ns, which falls below the minimum specification of 1.0V/ns.

If the DRAM controller is using the midpoint (1.4V) as a timing reference point for the command/data signal, with a slew rate of 0.8 V/ns,  $^{\text{t}}\text{HOLD}_{\text{MP}}$  for the DRAM controller is calculated as follows:

$$^{t}$$
HOLD(MIN) + ( $V_{IH,min}$  - midpoint)/slew rate  $^{t}$ HOLD $_{MP}$  = 0.8ns + (2.0V - 1.4V)/0.8V/ns  $^{t}$ HOLD $_{MP}$  = 1.55ns

RESULT: In order to guarantee a minimum hold time of  $0.8 \, \text{ns}$ , the DRAM controller must hold the command/data signal so that the signal does not cross the midpoint sooner than  $1.55 \, \text{ns}$  after a rising CLK reaches  $1.4 \, \text{V}$ .

Figure 6: Clock Transition Time Meets Specification, Commands/Data Transition Times Violate Slew Rate







## TN-48-09: LVTTL Derating for Slew Rate Violations SUMMARY

#### **SUMMARY**

Designers should pay special attention to the slew rate of SDRAM signals when calculating setup and hold times. If a slower-than-expected slew rate on the clock, command, and/or data signals violates the minimum specification, setup and hold time margins can vary significantly. The midpoint of a transitioning edge is used to calculate setup and hold times when the slew rate meets specification ( $\geq 1 \text{V/ns}$ ). In order to calculate for proper setup and hold times under a slower slew rate conditions (< 1 V/ns),  $V_{IL,max}$  and  $V_{IH,min}$  are used instead of the midpoint.





## **Revision History**

| Rev. B |                                                                                                                  |
|--------|------------------------------------------------------------------------------------------------------------------|
|        | <ul> <li>Format update and copyediting/wording tweaks.</li> </ul>                                                |
|        | • "Introduction" on page 1: Reworded first paragraph.                                                            |
|        | <ul> <li>Changed all instances of "exceed/exceeded" specifications to "fall(s) below" specifications.</li> </ul> |
| Rev. A |                                                                                                                  |
|        | Initial ralessa                                                                                                  |