

# High Bandwidth Memory with ECC

MT54A8G8040A00BF — 8 channels × 64 Meg × 144 I/O MT54A16G8080A00AC — 8 channels × 128 Meg × 144 I/O

# Features

- $V_{DDC} = V_{DDQ} = 1.2V \pm 5\%$
- $V_{PP} = 2.5V 5\% / +10\%$
- Data rate: 2.8 Gb/s and 3.2 Gb/s
- Peak bandwidths: 358 GB/s and 410 GB/s
- ECC support: 9 memory bits per byte
- 8 independent channels with pseudo channel mode 256 bits per array read or write access
- Bank Count:
  - 4-High (8 GB): 16 banks in 4 bank groups
  - 8-High (16 GB): 32 banks in 8 bank groups
- Differential clock input CK\_t/CK\_c for command/ address
- · Semi-independent row and column command interfaces allowing ACT/PRE command to be issued in parallel with READ/WRITE commands
- Double data rate (DDR) command and address (CK)
- Differential write data strobes WDOS t/WDOS c and read data strobes RDQS\_t/RDQS\_c, each associated with four data bytes
- DDR data (WDQS, RDQS)
- Programmable READ latency (RL)
- Programmable WRITE latency (WL)
- Programmable parity latency (PL)
- Burst length = 4
- Write data mask function with single byte granulari-• ty
- Data bus inversion (DBIac) for writes and reads
- Parity for command/address and data monitoring
- Auto precharge option for each burst access
- Auto refresh mode (32ms, 8k cycles) with single bank refresh option
- Temperature sensor controlled self refresh rate
- <sup>t</sup>RAS lockout
- · Programmable output driver strength
- · Unterminated clock, command, address, and data interfaces
- · Temperature sensor with read-out
- IEEE 1500 standard serial test interface

#### Options<sup>1</sup> Marking

| options                                                     |      |
|-------------------------------------------------------------|------|
| <ul> <li>Density per channel</li> </ul>                     |      |
| – 8 Gb (9 Gb with ECC)                                      | 8G   |
| - 16 Gb (18 Gb with ECC)                                    | 16G  |
| Stack height                                                |      |
| <ul> <li>4 DRAM layers</li> </ul>                           | 04   |
| <ul> <li>8 DRAM layers</li> </ul>                           | 08   |
| <ul> <li>Microbump package</li> </ul>                       |      |
| – 4-High (8 GB)                                             | BF   |
| – 8-High (16 GB)                                            | AC   |
| Per-pin data rate                                           |      |
| – 2.8 Gb/s                                                  | -28  |
| – 3.2 Gb/s                                                  | -32  |
| <ul> <li>Operating temperature</li> </ul>                   |      |
| - Commercial ( $0^{\circ}C \le T_{OPER} \le +95^{\circ}C$ ) | None |
| Revision                                                    | А    |

Note: 1. Not all options listed can be combined to define an offered product. Use the part catalog search on http://www.micron.com for available offerings.

CCM005-1412786195-10301 mt54a16g\_brief\_hbm2e.pdf - Rev. D 08/2020 EN 1

Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2018 Micron Technology, Inc. All rights reserved. Products and specifications discussed herein are subject to change by Micron without notice.



#### **Figure 1: Part Numbering**





# **Important Notes and Warnings**

Micron Technology, Inc. ("Micron") reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions. This document supersedes and replaces all information supplied prior to the publication hereof. You may not rely on any information set forth in this document if you obtain the product described herein from any unauthorized distributor or other source not authorized by Micron.

Automotive Applications. Products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets. Distributor and customer/distributor shall assume the sole risk and liability for and shall indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of non-automotive-grade products in automotive applications. Customer/distributor shall ensure that the terms and conditions of sale between customer/distributor and any customer of distributor/customer (1) state that Micron products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade products in automotive applications.

**Critical Applications.** Products are not authorized for use in applications in which failure of the Micron component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Customer must protect against death, personal injury, and severe property and environmental damage by incorporating safety design measures into customer's applications to ensure that failure of the Micron component will not result in such harms. Should customer or distributor purchase, use, or sell any Micron component for any critical application, customer and distributor shall indemnify and hold harmless Micron and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such critical application, whether or not Micron or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Micron product.

**Customer Responsibility.** Customers are responsible for the design, manufacture, and operation of their systems, applications, and products using Micron products. ALL SEMICONDUCTOR PRODUCTS HAVE INHERENT FAIL-URE RATES AND LIMITED USEFUL LIVES. IT IS THE CUSTOMER'S SOLE RESPONSIBILITY TO DETERMINE WHETHER THE MICRON PRODUCT IS SUITABLE AND FIT FOR THE CUSTOMER'S SYSTEM, APPLICATION, OR PRODUCT. Customers must ensure that adequate design, manufacturing, and operating safeguards are included in customer's applications and products to eliminate the risk that personal injury, death, or severe property or environmental damages will result from failure of any semiconductor component.

Limited Warranty. In no event shall Micron be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort, warranty, breach of contract or other legal theory, unless explicitly stated in a written agreement executed by Micron's duly authorized representative.



# **Signal Descriptions**

## Table 1: HBM2 Signal Descriptions

| Symbol                                | Туре   | Description                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Per-Channel Signals                   |        |                                                                                                                                                                                                                                                                                                                                                             |
| CK[a:h]_t,<br>CK[a:h]_c               | Input  | <b>Clock:</b><br>CK_t and CK_c are differential clock inputs. Row and column command and address inputs are latched on the rising and falling edges of CK. CKE is latched on the rising edge of CK only. All latencies are referenced to the rising edge of CK.                                                                                             |
| CKE[a:h]                              | Input  | <b>Clock enable:</b><br>CKE HIGH activates and CKE LOW deactivates the internal clock, device input buf-<br>fers, and output drivers. Taking CKE LOW provides precharge power-down and SELF<br>REFRESH operations (all banks idle), or active power-down (row activated in any<br>bank). CKE must be maintained HIGH throughout read and write accesses.    |
| C[a:h][8:0]                           | Input  | <b>Column command and address:</b><br>The command code, bank and column address for WRITE and READ operations, and<br>the mode register address and code to be loaded with MODE REGISTER SET com-<br>mands are received on the C[8:0] inputs.                                                                                                               |
| R[a:h][6:0]                           | Input  | <b>Row command and address:</b><br>The command code, bank and row address for ACTIVATE, PRECHARGE, and REFRESH commands are received on the R[6:0] inputs.                                                                                                                                                                                                  |
| DQ[a:h][127:0]                        | I/O    | Data input/output: 128-bit data bus                                                                                                                                                                                                                                                                                                                         |
| DBI[a:h][15:0]                        | I/O    | <b>Data bus inversion:</b><br>DBI0 is associated with DQ[7:0], DBI1 is associated with DQ[15:8],, and DBI15 is associated with DQ[127:120].                                                                                                                                                                                                                 |
| DM[a:h][15:0]                         | I/O    | <b>Data mask or ECC data:</b><br>DM0 is associated with [7:0], DM1 is associated with [15:8],, and DM15 is associated with [127:120].                                                                                                                                                                                                                       |
| PAR[a:h][3:0]                         | I/O    | <b>Data parity:</b><br>One data parity bit per DWord. PAR0 is associated with DQ[31:0], PAR1 is associated with DQ[63:32], PAR2 is associated with DQ[95:64], and PAR3 is associated with DQ[127:96].                                                                                                                                                       |
| DERR[a:h][3:0]                        | Output | <b>Data parity error:</b><br>One data parity error bit per DWord. DERR0 is associated with DQ[31:0], DERR1 is associated with DQ[63:32], DERR2 is associated with DQ[95:64], and DERR3 is associated with DQ[127:96].                                                                                                                                       |
| AERR[a:h]                             | Output | <b>Address parity error:</b><br>One address parity error bit for row and column address and command per channel.                                                                                                                                                                                                                                            |
| WDQS[a:h][3:0]_t,<br>WDQS[a:h][3:0]_c | Input  | Write data strobe:<br>WDQS_t and WDQS_c are differential strobe inputs. Write input data are latched on<br>the rising and falling edges of WDQS. One WDQS pair per DWord. WDQS0_t/_c are<br>associated with DQ[31:0], WDQS1_t/_c are associated with DQ[63:32], WDQS2_t/_c<br>are associated with DQ[95:64], and WDQS3_t/_c are associated with DQ[127:96]. |



## Table 1: HBM2 Signal Descriptions (Continued)

| Symbol                                                      | Туре   | Description                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDQS[a:h][3:0]_t,<br>RDQS[a:h][3:0]_c                       | Output | <b>Read data strobe:</b><br>RDQS_t and RDQS_c are differential strobe outputs. Read output data are sent on<br>the rising and falling edges of RDQS. One RDQS pair per DWord. RDQS0_t/_c are as-<br>sociated with DQ[31:0], RDQS1_t/_c are associated with DQ[63:32], RDQS2_t/_c are<br>associated with DQ[95:64], and RDQS3_t/_c are associated with DQ[127:96]. |
| RD[a:h][7:0]                                                | I/O    | Redundant microbumps in DWORD                                                                                                                                                                                                                                                                                                                                     |
| RC[a:h]                                                     | Input  | Redundant column command and address microbump in AWORD                                                                                                                                                                                                                                                                                                           |
| RR[a:h]                                                     | Input  | Redundant row command and address microbump in AWORD                                                                                                                                                                                                                                                                                                              |
| Global Signals                                              |        |                                                                                                                                                                                                                                                                                                                                                                   |
| DA[59:0]                                                    | I/O    | Direct access input/output:<br>These pins are provided for direct access test.                                                                                                                                                                                                                                                                                    |
| RESET_n                                                     | Input  | <b>Reset:</b><br>RESET_n LOW asynchronously initiates a full chip reset of the HBM device.                                                                                                                                                                                                                                                                        |
| TEMP[2:0]                                                   | Output | DRAM temperature report                                                                                                                                                                                                                                                                                                                                           |
| CATTRIP                                                     | Output | DRAM catastrophic temperature report                                                                                                                                                                                                                                                                                                                              |
| WRCK                                                        | Input  | IEEE-1500 wrapper serial port clock                                                                                                                                                                                                                                                                                                                               |
| WRST_n                                                      | Input  | IEEE-1500 wrapper serial port reset                                                                                                                                                                                                                                                                                                                               |
| SELECTWIR                                                   | Input  | IEEE-1500 wrapper serial port instruction register select                                                                                                                                                                                                                                                                                                         |
| SHIFTWR                                                     | Input  | IEEE-1500 wrapper serial port shift                                                                                                                                                                                                                                                                                                                               |
| CAPTUREWR                                                   | Input  | IEEE-1500 wrapper serial port capture                                                                                                                                                                                                                                                                                                                             |
| UPDATEWR                                                    | Input  | IEEE-1500 wrapper serial port update                                                                                                                                                                                                                                                                                                                              |
| WSI                                                         | Input  | IEEE-1500 wrapper serial port data in                                                                                                                                                                                                                                                                                                                             |
| WSO[a:h]                                                    | Output | IEEE-1500 wrapper serial port data out                                                                                                                                                                                                                                                                                                                            |
| NC                                                          | -      | No connect pad: Electrically isolated                                                                                                                                                                                                                                                                                                                             |
| NOBUMP                                                      | -      | Depopulated pad: Reserved as test pad for probing                                                                                                                                                                                                                                                                                                                 |
| V <sub>SS</sub>                                             | Supply | Ground                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>DDC</sub> ,<br>V <sub>DDQ</sub> ,<br>V <sub>PP</sub> | Supply | Power supply                                                                                                                                                                                                                                                                                                                                                      |

Note: 1. Index [a:h] represents the channel indicator "a" to "h" of the HBM device; Signal names including the channel indicator are used whenever more than one channel is referenced, as, for example, with the HBM ballout. The channel indicator is omitted whenever features and functions common to all channels are described.



# **Package Dimensions**

### Figure 2: Mechanical Outline (Top View)



Note: 1. Refer to JEDEC MO-316.



# **Functional Description**

## **HBM DRAM Organization**

The HBM DRAM is optimized for high-bandwidth operation to a stack of multiple DRAM devices across a number of independent interfaces (channels). It is anticipated that each DRAM stack will support up to 8 channels. The figure below shows an example stack containing four DRAM die. Each die supports two channels and contributes additional capacity and additional channels to the stack (up to a maximum of 8 channels per stack).

Each channel provides access to an independent set of DRAM banks. Requests from one channel do not access data attached to a different channel. Channels are independently clocked and need not be synchronous.

#### Figure 3: HBM DRAM Stack With Channels



The division of channels among the DRAM die within a stack is irrelevant to the memory controller. The example above, with the memory for two channels implemented on each die, is not a required organization.

Because each channel is independent, much of this document will describe a single channel. Where signal names are used, families of signals belonging to a given channel will have the suffix a, b, ..., h for channels a through h; if no suffix is present, the signal(s) being described are generic instances of the various per-channel signals.

## **Channel Definition**

A channel provides access to a discrete pool of memory. Channels are individually clocked and need not to operate synchronously. Each channel consists of an independent command and data interface comprising 214 I/O signals. Reset and temperature signals are common to all channels. See Table 1 (page 4) for a complete signal list including 15 additional global signals associated with the IEEE1500 test access port.

## **Pseudo Channel Mode**

Pseudo channel (PC) mode divides a channel into two individual subchannels of 64-bit I/O each, providing 256-bit prefetch per memory read and write access for each pseudo channel.



Both pseudo channels operate semi-independently: They share the channel's row and column command bus as well as CK and CKE inputs, but decode and execute commands individually as illustrated in the figure below. Address BA4 is used to direct commands to either to pseudo channel 0 (PC0, BA4 = 0) or pseudo channel 1 (PC1, BA4 = 1). Power-down and self refresh are common to both pseudo channels due to a shared CKE pin.



#### Figure 4: Pseudo Channel Mode Operation

Notes: 1. PC0 = pseudo channel 0 (BA4 = 0); PC1 = pseudo channel 1 (BA4 = 1).

- 2. RL = 1 is shown as an example. Other timing parameters (<sup>t</sup>MRD, <sup>t</sup>RRD, <sup>t</sup>RAS, <sup>t</sup>RP, and <sup>t</sup>RTP) are not to scale.
- 3. Self refresh entry (SRE) requires that <sup>t</sup>RP is satisfied in both pseudo channels.

Array access timings as listed are applicable for each individual pseudo channel. For example, an ACTIVATE to PC0 can be followed by an ACTIVATE to PC1 as shown Figure 4. However a subsequent ACTIVATE to PC0 can only be done after <sup>t</sup>RRD (PC0). For commands that are common to both pseudo channels (PDE, PDX, SRE, SRX, and MRS) it is required that the respective timing conditions are met by both pseudo channels when issuing that command. A fixed burst length of 4 is associated with pseudo channel mode. Both pseudo channels also share the channel's mode registers. All I/O signals of DWORD0 and DWORD1 are associated with PC0, and all I/O signals of DWORD2 and DWORD3 with PC1.



# Addressing

#### **Table 2: Channel Addressing**

| Parameter                       | 8GB      | 16GB         |
|---------------------------------|----------|--------------|
| Density per channel             | 8Gb      | 16Gb         |
| Density per pseudo channel (PC) | 4Gb      | 8Gb          |
| Prefetch size per PC (bits)     | 256      | 256          |
| Bank address                    | BA[3:0]  | SID, BA[3:0] |
| Row address                     | RA[14:0] | RA[14:0]     |
| Column address                  | CA[5:1]  | CA[5:1]      |
| Page size (per PC)              | 1KB      | 1KB          |
| Refresh                         | 8K/32ms  | 8K/32ms      |
| Refresh period                  | 3.9µs    | 3.9µs        |

Notes: 1. Prefetch size and page size reflect the effective addressing along with row and column commands. Both do not include the ECC bits.

- 2. The burst order of a BL4 burst is fixed for reads and writes, and the HBM device does not assign column address bits to distinguish between the four UI of a BL4 burst. A memory controller may internally assign such column address bits but those column address bits are not transmitted to the HBM device.
- 3. Page Size = 2<sup>COLBITS</sup> × (prefetch size/8); where COLBITS is the number of column address bits.
- 4. An additional address bit BA4 is provided for row and column commands to direct commands either to pseudo channel 0 (BA4 = 0) or pseudo channel 1 (BA4 = 1).



# **Operating Conditions**

## **Absolute Maximum Ratings**

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability.

#### **Table 3: Absolute Maximum Ratings**

| Symbol                            | Parameter                                                  | Min  | Max | Unit | Notes |
|-----------------------------------|------------------------------------------------------------|------|-----|------|-------|
| V <sub>DDC</sub>                  | Voltage on $V_{DDC}$ pin relative to $V_{SS}$              | -0.3 | 1.5 | V    | 1     |
| V <sub>DDQ</sub>                  | Voltage on $V_{DDQ}$ pin relative to $V_{SS}$              | -0.3 | 1.5 | V    | 1     |
| V <sub>PP</sub>                   | Voltage on V <sub>PP</sub> pin relative to V <sub>SS</sub> | -0.3 | 3.0 | V    | 3     |
| V <sub>IN</sub> /V <sub>OUT</sub> | Voltage on any pins relative to V <sub>SS</sub>            | -0.3 | 1.5 | V    |       |
| T <sub>STG</sub>                  | Storage temperature                                        | -55  | 125 | °C   | 2     |

- Notes: 1. Refer to HBM Power-Up and Initialization Sequence for the relationship between power supplies.
  - 2. Storage temperature is the case surface temperature on the center/top side of the HBM device. For the measurement conditions, please refer to the JESD51-2 standard.
  - 3.  $V_{PP}$  must be equal or greater than  $V_{DDC}$  and  $V_{DDQ}$  at all times the device is powered-up.

## **Thermal Characteristics**

#### **Table 4: Thermal Characteristics**

| Symbol            | Parameter <sup>1</sup> | Value   | Unit | Notes |
|-------------------|------------------------|---------|------|-------|
| T <sub>OPER</sub> | Operating temperature  | 0 to 95 | °C   | 1     |

Note: 1. Operating temperature is the back side temperature of center of the HBM DRAM.



# **DC and AC Operating Conditions**

#### **Table 5: DC and AC Operating Conditions**

| Symbol           | Parameter                                 | Min                    | typ | Мах                    | Unit | Notes |
|------------------|-------------------------------------------|------------------------|-----|------------------------|------|-------|
| V <sub>DDC</sub> | Core supply voltage                       | 1.14                   | 1.2 | 1.26                   | V    | 1, 2  |
| $V_{DDQ}$        | Output supply voltage                     | 1.14                   | 1.2 | 1.26                   | V    | 1, 2  |
| V <sub>PP</sub>  | Pump voltage                              | 2.375                  | 2.5 | 2.75                   | V    | 2     |
| V <sub>IH</sub>  | Input HIGH voltage                        | $0.7 \times V_{DDQ}$   | -   | -                      | V    | 3     |
| V <sub>IL</sub>  | Input LOW voltage                         | -                      | -   | $0.3 \times V_{DDQ}$   | V    | 3     |
| V <sub>IHD</sub> | Differential input HIGH voltage           | V <sub>REF</sub> + 0.2 | -   | -                      | V    | 4     |
| V <sub>ILD</sub> | Differential input LOW voltage            | -                      | -   | V <sub>REF</sub> - 0.2 | V    | 4     |
| V <sub>IHR</sub> | Input HIGH voltage for RESET_n and WRST_n | $0.8 \times V_{DDQ}$   | -   | -                      | V    |       |
| V <sub>ILR</sub> | Input LOW voltage for RESET_n and WRST_n  | -                      | -   | $0.2 \times V_{DDQ}$   | V    |       |
| V <sub>OH</sub>  | Output HIGH voltage                       | $0.7 \times V_{DDQ}$   | -   | -                      | V    |       |
| V <sub>OL</sub>  | Output LOW voltage                        | _                      | _   | $0.3 \times V_{DDQ}$   | V    |       |

Notes: 1. V<sub>DDC</sub> and V<sub>DDQ</sub> supplies are independent and must not be tied together internally on the HBM DRAM. HBM DRAM must tolerate separate V<sub>DDC</sub> and V<sub>DDQ</sub> power supply regulators.

2. The voltage ranges are defined at the HBM DRAM micropillars. DC bandwidth is limited to 20 MHz.

3. CMOS input receivers enabled. For CK\_t, CK\_c, CKE, C, R, DQ, DBI, DM, PAR, WDQS\_t, WDQS\_c, WRCK, SELECTWIR, SHIFTWR, CAPTUREWR, UPDATEWR, and WSI inputs.

4. V<sub>REF</sub> based input receiver enabled. For CK\_t, CK\_c, CKE, C, R, DQ, DBI, DM, PAR, WDQS\_t, and WDQS\_c inputs.

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000
 www.micron.com/products/support Sales inquiries: 800-932-4992
 Micron and the Micron logo are trademarks of Micron Technology, Inc.
 All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization some-

times occur.